Product Information

EPM7032AELC44-10N

Product Image X-ON

Datasheet
CPLD - Complex Programmable Logic Devices CPLD - MAX 7000 32 Macro 36 IOs

Manufacturer: Intel
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)
N/A

Obsolete
Availability Price Quantity
0 - Global Stock

MOQ : 1
Multiples : 130
1 : USD 7.5915
N/A

Obsolete
0 - Global Stock

MOQ : 1
Multiples : 1
1 : USD 7.6545
25 : USD 6.7788
100 : USD 5.9971
250 : USD 5.7064
500 : USD 5.4398
1000 : USD 5.1854
N/A

Obsolete
0 - Global Stock

MOQ : 390
Multiples : 390
390 : USD 2.5971
N/A

Obsolete
0 - Global Stock

MOQ : 1
Multiples : 1
1 : USD 6.2396
N/A

Obsolete
     
Manufacturer
Intel
Product Category
CPLD - Complex Programmable Logic Devices
RoHS - XON
Y Icon ROHS
Product
Max 7000A
Number of Macrocells
32
Number of Logic Array Blocks - LABs
2
Maximum Operating Frequency
227.3 MHz
Delay Time
4.5 ns
Number of I/Os
36
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 70 C
Mounting Style
Smd/Smt
Package / Case
PLCC - 44
Memory Type
Eeprom
Packaging
Tube
Series
Max 7000
Brand
Intel
Number Of Gates
600
Minimum Operating Temperature
0 C
Factory Pack Quantity :
26
Supply Voltage - Max
3.6 V
Supply Voltage - Min
3 V
Propagation Delay - Max
4.5 Ns
Cnhts
8542319000
Hts Code
8542390001
Mxhts
85423901
Product Type
Cpld - Complex Programmable Logic Devices
Subcategory
Programmable Logic Ics
Taric
8542399000
Tradename
Max 7000
Show Stocked Products With Similar Attributes. LoadingGif
Image Description
Stock Image EPM7032AETA44-10N
CPLD - Complex Programmable Logic Devices CPLD - MAX 7000 32 Macro 36 IOs
Stock : 0
Stock Image EPM7032AELC44-7N
CPLD - Complex Programmable Logic Devices CPLD - MAX 7000 32 Macro 36 IOs
Stock : 0
Stock Image EPM7032AETC44-7N
CPLD - Complex Programmable Logic Devices CPLD - MAX 7000 32 Macro 36 IOs
Stock : 0
Stock Image EPM7032AETC44-7
CPLD - Complex Programmable Logic Devices CPLD - MAX 7000 32 Macro 36 IOs
Stock : 0
Stock Image EPM7032AELC44-4N
CPLD - Complex Programmable Logic Devices CPLD - MAX 7000 32 Macro 36 IOs
Stock : 0
Image Description
Stock Image EPM570T144I5N

CPLD - Complex Programmable Logic Devices CPLD - MAX II 440 Macro 116 IO
Stock : 0

Stock Image EPM570T144C5N

CPLD - Complex Programmable Logic Devices CPLD - MAX II 440 Macro 116 IO
Stock : 0

Stock Image EPM570T100I5N

CPLD - Complex Programmable Logic Devices CPLD - MAX II 440 Macro 76 IOs
Stock : 0

Stock Image EPM570T100C5

CPLD - Complex Programmable Logic Devices CPLD - MAX II 440 Macro 76 IOs
Stock : 0

Stock Image EPM570T100C4N

CPLD - Complex Programmable Logic Devices CPLD - MAX II 440 Macro 76 IOs
Stock : 0

Stock Image EPM570M256I5N

CPLD MAX II Family 440 Macro Cells 201.1MHz 0.18um Technology 2.5V/3.3V 256-Pin Micro FBGA
Stock : 0

Stock Image EPM570GT100I5N

CPLD - Complex Programmable Logic Devices CPLD - MAX II 440 Macro 76 IOs
Stock : 360

Stock Image EPM570GT100C3N

CPLD MAX II Family 440 Macro Cells 304MHz 0.18um Technology 1.8V 100-Pin TQFP
Stock : 0

MAX 7000A Includes Programmable Logic MAX 7000AE Device September 2003, ver. 4.5 Data Sheet High-performance 3.3-V EEPROM-based programmable logic Features... devices (PLDs) built on second-generation Multiple Array MatriX (MAX ) architecture (see Table 1) 3.3-V in-system programmability (ISP) through the built-in IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with advanced pin-locking capability MAX 7000AE device in-system programmability (ISP) circuitry compliant with IEEE Std. 1532 EPM7128A and EPM7256A device ISP circuitry compatible with IEEE Std. 1532 Built-in boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1 Supports JEDEC Jam Standard Test and Programming Language (STAPL) JESD-71 Enhanced ISP features Enhanced ISP algorithm for faster programming (excluding EPM7128A and EPM7256A devices) ISP Done bit to ensure complete programming (excluding EPM7128A and EPM7256A devices) Pull-up resistor on I/O pins during in-system programming Pin-compatible with the popular 5.0-V MAX 7000S devices High-density PLDs ranging from 600 to 10,000 usable gates Extended temperature range For information on in-system programmable 5.0-V MAX 7000 or 2.5-V f MAX 7000B devices, see the MAX 7000 Programmable Logic Device Family Data Sheet or the MAX 7000B Programmable Logic Device Family Data Sheet. Altera Corporation 1 DS-M7000A-4.5MAX 7000A Programmable Logic Device Data Sheet Table 1. MAX 7000A Device Features Feature EPM7032AE EPM7064AE EPM7128AE EPM7256AE EPM7512AE Usable gates 600 1,250 2,500 5,000 10,000 Macrocells 32 64 128 256 512 Logic array blocks 2 4 8 16 32 Maximum user I/O 36 68 100 164 212 pins t (ns) 4.5 4.5 5.0 5.5 7.5 PD t (ns) 2.9 2.8 3.3 3.9 5.6 SU t (ns) 2.5 2.5 2.5 2.5 3.0 FSU t (ns) 3.0 3.1 3.4 3.5 4.7 CO1 f (MHz) 227.3 222.2 192.3 172.4 116.3 CNT 4.5-ns pin-to-pin logic delays with counter frequencies of up to ...and More 227.3 MHz TM Features MultiVolt I/O interface enables device core to run at 3.3 V, while I/O pins are compatible with 5.0-V, 3.3-V, and 2.5-V logic levels Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), space- TM saving FineLine BGA , and plastic J-lead chip carrier (PLCC) packages Supports hot-socketing in MAX 7000AE devices Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance PCI-compatible Bus-friendly architecture, including programmable slew-rate control Open-drain output option Programmable macrocell registers with individual clear, preset, clock, and clock enable controls Programmable power-up states for macrocell registers in MAX 7000AE devices Programmable power-saving mode for 50% or greater power reduction in each macrocell Configurable expander product-term distribution, allowing up to 32 product terms per macrocell Programmable security bit for protection of proprietary designs 6 to 10 pin- or logic-driven output enable signals Two global clock signals with optional inversion Enhanced interconnect resources for improved routability Fast input setup times provided by a dedicated path from I/O pin to macrocell registers Programmable output slew-rate control Programmable ground pins 2 Altera Corporation

Tariff Desc

8542.31.00 51 No ..Application Specific (Digital) Integrated Circuits (ASIC)

Electronic integrated circuits: Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
Monolithic integrated circuits:
ALTERA
Altera (part of the Intel Group)
Altera (VA)
Altera Corporation
INTEL (ALTERA)
Intel (CPU)
Intel (formerly Altera)
Intel / Altera
INTEL / LEVEL ONE