Product Information

ISPLSI 1024EA-125LT100

ISPLSI 1024EA-125LT100 electronic component of Lattice

Datasheet
CPLD ispLSI® 1000EA Family 4K Gates 96 Macro Cells 125MHz 5V 100-Pin TQFP

Manufacturer: Lattice
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

2: USD 4.2439 ea
Line Total: USD 8.49

0 - Global Stock
MOQ: 2  Multiples: 1
Pack Size: 1
Availability Price Quantity
0 - WHS 1


Ships to you between Thu. 09 May to Wed. 15 May

MOQ : 1
Multiples : 1
1 : USD 4.0867
25 : USD 3.6559
100 : USD 2.324

0 - WHS 2


Ships to you between Thu. 09 May to Wed. 15 May

MOQ : 2
Multiples : 1
2 : USD 4.2439
25 : USD 3.7965
100 : USD 2.4134

     
Manufacturer
Product Category
RoHS - XON
Icon ROHS
Number of Macrocells
Maximum Operating Frequency
Delay Time
Operating Supply Voltage
Maximum Operating Temperature
Mounting Style
Brand
Operating Temp Range
Package Type
Packaging
Pin Count
Number Of Usable Gates
Operating Temperature Min
Family Name
Operating Temperature Classification
Programmable
I/Os Max
Number Of Logic Blocks/Elements
Memory Type
Rad Hardened
In System Programmable
Operating Supply Voltage Max
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
ICE40HX8K-B-EVN electronic component of Lattice ICE40HX8K-B-EVN

Programmable Logic IC Development Tools iCE40HX8K Breakout Board
Stock : 2

ICE5LP2K-SWG36ITR50 electronic component of Lattice ICE5LP2K-SWG36ITR50

iCE40 Ultra™ Field Programmable Gate Array (FPGA) IC 26 81920 2048 36-XFBGA, WLCSP
Stock : 0

ICE40LM4K-S-EVN electronic component of Lattice ICE40LM4K-S-EVN

Programmable Logic IC Development Tools ICE40LM4K Sensor Evaluation Kit
Stock : 1

ICE40LP8K-USBC-EVN electronic component of Lattice ICE40LP8K-USBC-EVN

Programmable Logic IC Development Tools iCE40LP8K USB Type-C Demo Kit V2
Stock : 0

ispPAC-POWR6AT6-01SN32I electronic component of Lattice ispPAC-POWR6AT6-01SN32I

Power Supply Controller Power Supply Controller/Monitor 32-QFNS (5x5)
Stock : 0

ISPLSI 2192VE-100LB144ADN electronic component of Lattice ISPLSI 2192VE-100LB144ADN

CPLD ispLSI 2000VE Family 8K Gates 192 Macro Cells 100MHz 3.3V
Stock : 0

ISPLSI 5256VE-100LF256 electronic component of Lattice ISPLSI 5256VE-100LF256

IPL5256VE / USE ISPMACH 4000V
Stock : 0

ISPLSI 2032A-80LJ44 electronic component of Lattice ISPLSI 2032A-80LJ44

32 MC, 32 I/O, ISP, 5V / USE I
Stock : 1

LC4032ZC-75T48E electronic component of Lattice LC4032ZC-75T48E

CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
Stock : 0

HDMI-VIP-IB-EVN electronic component of Lattice HDMI-VIP-IB-EVN

Interface Development Tools HDMI VIP Input Bridge Board
Stock : 13

Image Description
LC4256ZC-75TN176C electronic component of Lattice LC4256ZC-75TN176C

CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
Stock : 2

EPM7032LC44 electronic component of Intel EPM7032LC44

EPM7032LC44-10 INTEG CCT EPLD -10 T/HOLE
Stock : 0

EPM7064SLC84-10 electronic component of Intel EPM7064SLC84-10

CPLD - Complex Programmable Logic Devices CPLD - MAX 7000 64 Macro 68 IOs
Stock : 1

LC4064C-5TN100C electronic component of Lattice LC4064C-5TN100C

CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
Stock : 0

LC4032ZC-75T48E electronic component of Lattice LC4032ZC-75T48E

CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
Stock : 0

XC95288XL-7FG256I electronic component of Xilinx XC95288XL-7FG256I

CPLD XC9500XL Family 6.4K Gates 288 Macro Cells 125MHz 0.35um (CMOS) Technology 3.3V 256-Pin FBGA
Stock : 0

ATF1504ASV-15JU44 electronic component of Microchip ATF1504ASV-15JU44

CPLD - Complex Programmable Logic Devices CPLD 64 MACROCELL w/ ISP STD PWR 3.3V
Stock : 782

XC9572XL-7TQG100I electronic component of Xilinx XC9572XL-7TQG100I

CPLD, 72 I/O, -40 TO 85DEG C; CPLD Type:FLASH; No. of Macrocells:72; No. of I/O's:72I/O's; Logic Case Style:TQFP; No. of Pins:100Pins; Frequency:125MHz; Supply Voltage Min:3V; Supply Voltage Max:3.6V; Propagation Delay:7.5ns; Global Clock Setup Time:4.8ns; Operating Temperature Min:-40C; Operating Temperature Max:85C; Product Range:XC9572XL Series; SVHC:No SVHC (27-Jun-2018)
Stock : 0

EPM3128ATC144-10 electronic component of Intel EPM3128ATC144-10

CPLD MAX 3000A Family 2.5K Gates 128 Macro Cells 98MHz 3.3V 144-Pin TQFP Tray
Stock : 1

EPM7128AETC144-10 electronic component of Intel EPM7128AETC144-10

CPLD MAX 7000A Family 2.5K Gates 128 Macro Cells 98MHz 3.3V 144-Pin TQFP Tray
Stock : 1

ispLSI 1024EA In-System Programmable High Density PLD Features Functional Block Diagram HIGH DENSITY PROGRAMMABLE LOGIC 4000 PLD Gates 48 I/O Pins, Two Dedicated Inputs 144 Registers High Speed Global Interconnect A0 C7 Wide Input Gating for Fast Counters, State DQ A1 C6 Machines, Address Decoders, etc. DQ A2 C5 Small Logic Block Size for Random Logic Logic A3 C4 GLB NEW FEATURES Array DQ 100% IEEE 1149.1 Boundary Scan Testable A4 C3 ispJTAG In-System Programmable via IEEE 1149.1 DQ A5 C2 (JTAG) Test Access Port A6 C1 User Selectable 3.3V or 5V I/O Supports Mixed- Global Routing Pool (GRP) A7 C0 Voltage Systems (VCCIO Pin) Open-Drain Output Option B0 B1 B2 B3 B4 B5 B6 B7 CLK 2 HIGH PERFORMANCE E CMOS TECHNOLOGY Output Routing Pool fmax = 200 MHz Maximum Operating Frequency tpd = 4.5 ns Propagation Delay 0139/1024EA TTL Compatible Inputs and Outputs Electrically Erasable and Reprogrammable Description Non-Volatile 100% Tested at Time of Manufacture The ispLSI 1024EA is a High Density Programmable Unused Product Term Shutdown Saves Power Logic Device containing 144 Registers, 48 Universal I/O IN-SYSTEM PROGRAMMABLE pins, two Dedicated Input pins, four Dedicated Clock Increased Manufacturing Yields, Reduced Time-to- Input pins and a Global Routing Pool (GRP). The GRP Market and Improved Product Quality provides complete interconnectivity between all of these Reprogram Soldered Devices for Faster Prototyping elements. The ispLSI 1024EA features 5V in-system OFFERS THE EASE OF USE AND FAST SYSTEM diagnostic capabilities via IEEE 1149.1 Test Access Port. SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY The ispLSI 1024EA device offers non-volatile OF FIELD PROGRAMMABLE GATE ARRAYS reprogrammability of the logic, as well as the intercon- Complete Programmable Device Can Combine Glue nects to provide truly reconfigurable systems. A functional Logic and Structured Designs superset of the ispLSI 1024 architecture, the ispLSI Enhanced Pin Locking Capability Four Dedicated Clock Input Pins 1024EA device adds user selectable 3.3V or 5V I/O and Synchronous and Asynchronous Clocks open-drain output options. Programmable Output Slew Rate Control to Minimize Switching Noise The basic unit of logic on the ispLSI 1024EA device is the Flexible Pin Placement Generic Logic Block (GLB). The GLBs are labeled A0, Optimized Global Routing Pool Provides Global A1D7 (Figure 1). There are a total of 24 GLBs in the Interconnectivity ispLSI 1024EA device. Each GLB has 18 inputs, a programmable AND/OR/Exclusive OR array, and four outputs which can be configured to be either combinato- rial or registered. Inputs to the GLB come from the GRP and dedicated inputs. All of the GLB outputs are brought back into the GRP so that they can be connected to the inputs of any other GLB on the device. Copyright 2002 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A. January 2002 Tel. (503) 268-8000 1-800-LATTICE FAX (503) 268-8556 Specifications ispLSI 1024EA Functional Block Diagram Figure 1. ispLSI 1024EA Functional Block Diagram RESET VCCIO Generic Logic Blocks (GLBs) GOE 1/IN 5 GOE 0/IN 4 I/O 47 C7 I/O 46 I/O 0 I/O 45 A0 I/O 1 C6 I/O 44 I/O 2 I/O 3 A1 I/O 43 C5 I/O 42 I/O 4 A2 I/O 41 I/O 5 C4 I/O 40 Global I/O 6 A3 Routing I/O 7 I/O 39 C3 Pool I/O 38 I/O 8 A4 (GRP) I/O 37 I/O 9 C2 I/O 36 I/O 10 A5 I/O 11 C1 I/O 35 I/O 34 I/O 12 A6 I/O 33 C0 I/O 13 I/O 32 I/O 14 A7 I/O 15 CLK 0 B0 B1 B2 B3 B4 B5 B6 B7 CLK 1 Clock TDI CLK 2 Megablock Distribution IOCLK 0 Network Output Routing Pool (ORP) TDO IOCLK 1 TMS Input Bus TCK 0139B/1024EA The device also has 48 I/O cells, each of which is directly Clocks in the ispLSI 1024EA device are selected using connected to an I/O pin. Each I/O cell can be individually the Clock Distribution Network. Four dedicated clock pins programmed to be a combinatorial input, registered in- (Y0, Y1, Y2 and Y3) are brought into the distribution put, latched input, output or bi-directional network, and five clock outputs (CLK 0, CLK 1, CLK 2, I/O pin with 3-state control. The signal levels are TTL IOCLK 0 and IOCLK 1) are provided to route clocks to the compatible voltages and the output drivers can source 4 GLBs and I/O cells. The Clock Distribution Network can mA or sink 8 mA. Each output can be programmed also be driven from a special clock GLB (C0 on the ispLSI independently for fast or slow output slew rate to mini- 1024EA device). The logic of this GLB allows the user to mize overall output switching noise. By connecting the create an internal clock from a combination of internal VCCIO pin to a common 5V or 3.3V power supply, I/O signals within the device. output levels can be matched to 5V or 3.3V-compatible Programmable Open-Drain Outputs voltages. In addition to the standard output configuration, the Eight GLBs, 16 I/O cells, dedicated inputs (if available) outputs of the ispLSI 1024EA are individually program- and one ORP are connected together to make a mable, either as a standard totem-pole output or an Megablock (Figure 1). The outputs of the eight GLBs are open-drain output. The totem-pole output drives the connected to a set of 16 universal I/O cells by the ORP. specified Voh and Vol levels, whereas the open-drain Each ispLSI 1024EA device contains three Megablocks. output drives only the specified Vol. The Voh level on the The GRP has, as its inputs, the outputs from all of the open-drain output depends on the external loading and GLBs and all of the inputs from the bi-directional I/O cells. pull-up. This output configuration is controlled by a pro- All of these signals are made available to the inputs of the grammable fuse. The default configuration when the GLBs. Delays through the GRP have been equalized to device is in bulk erased state is totem-pole configuration. minimize timing skew. The open-drain/totem-pole option is selectable through the Lattice software tools. 2 USE ispMACH 4A5 FOR NEW 5V DESIGNS lnput Bus Output Routing Pool (ORP) I/O 16 I/O 17 I/O 18 I/O 19 I/O 20 I/O 21 I/O 22 I/O 23 I/O 24 I/O 25 I/O 26 I/O 27 I/O 28 I/O 29 I/O 30 I/O 31 Y0 Y1 Y2 Y3 Output Routing Pool (ORP) lnput Bus

Tariff Desc

8542.31.00 51 No ..Application Specific (Digital) Integrated Circuits (ASIC)

Electronic integrated circuits: Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
Monolithic integrated circuits:
LA4
LAT
LATTICE SEMI
Lattice Semiconductor
Lattice Semiconductor Corporation
Vantis

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted