Product Information

LFE2M35E-5FN672C

LFE2M35E-5FN672C electronic component of Lattice

Datasheet
FPGA LatticeECP2M Family 34000 Cells 90nm Technology 1.2V 672-Pin FBGA

Manufacturer: Lattice
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

10: USD 116.48 ea
Line Total: USD 1164.8

0 - Global Stock
MOQ: 10  Multiples: 10
Pack Size: 10
Availability Price Quantity
0 - Global Stock


Ships to you between Mon. 06 May to Fri. 10 May

MOQ : 10
Multiples : 10
10 : USD 116.48

     
Manufacturer
Product Category
RoHS - XON
Icon ROHS
Maximum Operating Temperature
Minimum Operating Temperature
Mounting Style
Package / Case
Packaging
Product
Series
Brand
Number Of I/Os
Distributed Ram
Embedded Block Ram - Ebr
Maximum Operating Frequency
Number Of Logic Array Blocks - Labs
Number Of Logic Elements
Operating Supply Voltage
Factory Pack Quantity :
Total Memory
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
ICE40HX8K-B-EVN electronic component of Lattice ICE40HX8K-B-EVN

Programmable Logic IC Development Tools iCE40HX8K Breakout Board
Stock : 172

ICE5LP2K-SWG36ITR50 electronic component of Lattice ICE5LP2K-SWG36ITR50

iCE40 Ultra™ Field Programmable Gate Array (FPGA) IC 26 81920 2048 36-XFBGA, WLCSP
Stock : 0

ICE40LM4K-S-EVN electronic component of Lattice ICE40LM4K-S-EVN

Programmable Logic IC Development Tools ICE40LM4K Sensor Evaluation Kit
Stock : 1

ICE40LP8K-USBC-EVN electronic component of Lattice ICE40LP8K-USBC-EVN

Programmable Logic IC Development Tools iCE40LP8K USB Type-C Demo Kit V2
Stock : 0

ispPAC-POWR6AT6-01SN32I electronic component of Lattice ispPAC-POWR6AT6-01SN32I

Power Supply Controller Power Supply Controller/Monitor 32-QFNS (5x5)
Stock : 0

ISPLSI 2192VE-100LB144ADN electronic component of Lattice ISPLSI 2192VE-100LB144ADN

CPLD ispLSI 2000VE Family 8K Gates 192 Macro Cells 100MHz 3.3V
Stock : 0

ISPLSI 5256VE-100LF256 electronic component of Lattice ISPLSI 5256VE-100LF256

IPL5256VE / USE ISPMACH 4000V
Stock : 0

ISPLSI 2032A-80LJ44 electronic component of Lattice ISPLSI 2032A-80LJ44

32 MC, 32 I/O, ISP, 5V / USE I
Stock : 1

LC4032ZC-75T48E electronic component of Lattice LC4032ZC-75T48E

CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
Stock : 0

HDMI-VIP-IB-EVN electronic component of Lattice HDMI-VIP-IB-EVN

Interface Development Tools HDMI VIP Input Bridge Board
Stock : 13

Image Description
AT17LV010A-10JU electronic component of Microchip AT17LV010A-10JU

FPGA - Configuration Memory 1M-BIT CONFIG EEPROM ALTERA PINOUT-10MHZ
Stock : 417

EPC1441LC20N electronic component of Intel EPC1441LC20N

FPGA - Configuration Memory IC - Ser. Config Mem Flash 440Kb 8 MHz
Stock : 0

EPC1PI8 electronic component of Intel EPC1PI8

FPGA - Configuration Memory IC - Ser. Config Mem Flash 1Mb 8 MHz
Stock : 2

EPF10K30ATI144-3N electronic component of Intel EPF10K30ATI144-3N

FPGA FLEX 10KA Family 30K Gates 1728 Cells 125MHz 0.3um Technology 3.3V 144-Pin TQFP
Stock : 0

LFXP3C-3QN208C electronic component of Lattice LFXP3C-3QN208C

FPGA LatticeXP Family 3000 Cells 320MHz 130nm Technology 1.8V/2.5V/3.3V 208-Pin PQFP Tray
Stock : 20

AT17LV002-10JU electronic component of Microchip AT17LV002-10JU

FPGA - Configuration Memory CONFIG SERIAL EEPROM 2M 3.3V-10 MHZ
Stock : 48

AT17LV010-10JU electronic component of Microchip AT17LV010-10JU

FPGA - Configuration Memory CONFIG SERIAL EEPROM 1M 3.3V-10MHZ
Stock : 256

BT453KPJ-66 electronic component of Brooktree BT453KPJ-66

BT453KPJ-66 PROGRAMMABLE LOGIC T/HOLE
Stock : 10

AT17F040A-30CU electronic component of Microchip AT17F040A-30CU

FPGA - Configuration Memory SER CONFIG FLASH-4M ALTERA PINOUT-30MHZ
Stock : 6

AT17LV256-10JU electronic component of Microchip AT17LV256-10JU

FPGA - Configuration Memory 256KB EEPROM 8 PIN LAP 10MHZ
Stock : 11

LatticeECP2/M Family Handbook HB1003 Version 05.3, February 2012 LatticeECP2/M Family Handbook Table of Contents February 2012 Section I. LatticeECP2/M Family Data Sheet Introduction Features ............................................................................................................................................................. 1-1 Introduction ........................................................................................................................................................ 1-2 Architecture Architecture Overview ........................................................................................................................................ 2-1 PFU Blocks ........................................................................................................................................................ 2-3 Slice .......................................................................................................................................................... 2-3 Modes of Operation................................................................................................................................... 2-5 Routing............................................................................................................................................................... 2-6 sysCLOCK Phase Locked Loops (GPLL/SPLL) ................................................................................................ 2-6 General Purpose PLL (GPLL)................................................................................................................... 2-6 Standard PLL (SPLL)................................................................................................................................ 2-7 Delay Locked Loops (DLL)................................................................................................................................. 2-8 DLLDELA Delay Block .............................................................................................................................. 2-9 PLL/DLL Cascading .................................................................................................................................. 2-9 GPLL/SPLL/GDLL PIO Input Pin Connections (LatticeECP2M Family Only) .................................................. 2-10 Clock Dividers .................................................................................................................................................. 2-10 Clock Distribution Network............................................................................................................................... 2-11 Primary Clock Sources............................................................................................................................ 2-11 Secondary Clock/Control Sources .......................................................................................................... 2-13 Edge Clock Sources................................................................................................................................ 2-14 Primary Clock Routing ............................................................................................................................ 2-15 Dynamic Clock Select (DCS) .................................................................................................................. 2-15 Secondary Clock/Control Routing........................................................................................................... 2-15 Slice Clock Selection............................................................................................................................... 2-17 Edge Clock Routing ................................................................................................................................ 2-18 sysMEM Memory ............................................................................................................................................. 2-19 sysMEM Memory Block........................................................................................................................... 2-19 Bus Size Matching .................................................................................................................................. 2-19 RAM Initialization and ROM Operation ................................................................................................... 2-19 Memory Cascading ................................................................................................................................. 2-19 Single, Dual and Pseudo-Dual Port Modes............................................................................................. 2-19 Memory Core Reset................................................................................................................................ 2-20 EBR Asynchronous Reset....................................................................................................................... 2-20 sysDSP Block ............................................................................................................................................... 2-21 sysDSP Block Approach Compared to General DSP ............................................................................. 2-21 sysDSP Block Capabilities...................................................................................................................... 2-21 MULT sysDSP Element .......................................................................................................................... 2-23 MAC sysDSP Element ............................................................................................................................ 2-24 MULTADDSUB sysDSP Element ........................................................................................................... 2-25 MULTADDSUBSUM sysDSP Element ................................................................................................... 2-26 Clock, Clock Enable and Reset Resources ............................................................................................ 2-26 Signed and Unsigned with Different Widths............................................................................................ 2-27 OVERFLOW Flag from MAC .................................................................................................................. 2-27 IPexpress............................................................................................................................................. 2-28 Optimized DSP Functions ................................................................................................................................ 2-28 Resources Available in the LatticeECP2/M Family.................................................................................2-28 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. www.latticesemi.com 1

Tariff Desc

8542.31.00 51 No ..Application Specific (Digital) Integrated Circuits (ASIC)

Electronic integrated circuits: Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
Monolithic integrated circuits:
LA4
LAT
LATTICE SEMI
Lattice Semiconductor
Lattice Semiconductor Corporation
Vantis

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted