Product Information

9DB102BGLF

Product Image X-ON

Datasheet
Clock Buffer 2 OUTPUT PCIE GEN2 BUFFER

Manufacturer: Renesas
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

74: USD 2.6032 ea
Line Total: USD 192.6368

0 - Global Stock
MOQ: 74  Multiples: 62
Pack Size: 62
Availability Price Quantity
0 - Global Stock


Ships to you between Wed. 14 Jun to Tue. 20 Jun

MOQ : 222
Multiples : 222

Stock Image

9DB102BGLF
Renesas

222 : USD 2.6859

0 - Global Stock


Ships to you between Tue. 20 Jun to Thu. 22 Jun

MOQ : 1
Multiples : 1

Stock Image

9DB102BGLF
Renesas

1 : USD 8.6014
10 : USD 3.1093
25 : USD 2.9383
100 : USD 2.5323
250 : USD 2.4041
500 : USD 2.1583
1000 : USD 1.8378
2500 : USD 1.7737
5000 : USD 1.7096

     
Manufacturer
Renesas
Product Category
Clock Buffer
RoHS - XON
Y Icon ROHS
Series
9Db102
Number of Outputs
2
Maximum Input Frequency
100 MHz
Supply Voltage - Max
3.465 V
Supply Voltage - Min
3.135 V
Minimum Operating Temperature
0 C
Maximum Operating Temperature
+ 70 C
Mounting Style
Smd/Smt
Package / Case
TSSOP - 20
Packaging
Tube
Supply Current
75 mA
Brand
Renesas
Max Input Freq
100 Mhz
Factory Pack Quantity :
74
Height
1 mm
Length
6.5 mm
Width
4.4 mm
Cnhts
8542319000
Hts Code
8542390001
Mxhts
85423901
Operating Supply Current
75 mA
Product Type
Clock Buffer
Subcategory
Clock Timer Ics
Taric
8542399000
Tradename
Pci Express
Show Stocked Products With Similar Attributes. LoadingGif
Image Description
Stock Image F2250EVBI
RF Development Tools F2250 Eval Board 1.4dB 2K MHz 33.6dB
Stock : 14
Stock Image F2255EVBI
RF Development Tools F2255 Eval Board RF Attenuator 1.1dB
Stock : 4
Stock Image F2933EVBI
RF Development Tools F2933 RF Switch
Stock : 2
Stock Image F2976EVBI-50OHM
RF Development Tools High Linearity Broadband SP2T 5MHz to 10GHz Eval Board 50 ohms
Stock : 2
Stock Image F2480EVBI
RF Development Tools MATCHED BROADBAND RF VGA Evaluation Board
Stock : 1
Stock Image F2910EVBI
RF Development Tools F2910 SPST RF Switch Eval board
Stock : 2
Stock Image F2911EVBI
F2911 High Reliability SPST Absorptive RF Switch Evaluation Board Box
Stock : 1
Stock Image F2970EVBI
RF Development Tools F2970, 75 ohm SPDTA RF Switch Eval board
Stock : 2
Stock Image F1958EVB
RF Development Tools F1958EVB EVAL BOARD
Stock : 5
Stock Image YCONNECT-IT-I-RJ4501
RF Development Tools Industrial Ethernet RJ45 Solution Kit
Stock : 10
Image Description
Stock Image MC100EP210SMNG

Clock Buffer BBGECL DUAL DIFF CLK DRV
Stock : 22

Stock Image 9112AF-17LF

Zero Delay Buffer IC 133MHz 1 16-SSOP (0.154", 3.90mm Width)
Stock : 1

Stock Image 551MLF

Clock Buffer 1 TO 4 CLOCK BUFFER
Stock : 0

Stock Image NB7L14MMNG

Clock Buffer 2.5V/3.3V Multilevel 1:4 Clock / Fanout
Stock : 1

Stock Image NBA3N206SDG

Clock Buffer MLVDS DRIVER RECEIVER
Stock : 1

Stock Image 9DBV0931AKLF

Clock Fanout Buffer (Distribution) IC 1:9 200 MHz 48-VFQFN Exposed Pad
Stock : 1

Stock Image NB3N511DG

Clock Buffer 3.3V / 5.0V 200 MHz PLL Clock Multi
Stock : 1

Stock Image CY2309CSXI-1

Clock Buffer 3.3V Zero Delay Clock Buffer
Stock : 1

Stock Image PI49FCT32802LE

Clock Fanout Buffer 5-OUT 16-Pin TSSOP Tube
Stock : 1

Stock Image PI6C10804WE

Clock Fanout Buffer (Distribution) IC 1:4 180 MHz 8-SOIC (0.154", 3.90mm Width)
Stock : 2405

DATASHEET ICS9DB102 Two Output Differential Buffer for PCIe Gen1 & Gen2 Description Features/Benefits CLKREQ pin for outputs 1 and 4/output enable for Express The ICS9DB102 zero-delay buffer supports PCI Express Card applications clocking requirements. The ICS9DB102 is driven by a differential SRC output pair from an ICS CK410/CK505-compliant main PLL or bypass mode/PLL can dejitter incoming clock clock. It attenuates jitter on the input clock and has a selectable Selectable PLL bandwidth/minimizes jitter peaking in PLL Band Width to maximize performance in systems with or downstream PLLs without Spread-Spectrum clocking. Spread Spectrum Compatible/tracks spreading input clock for low EMI SMBus Interface/unused outputs can be disabled Industrial temperature range available Output Features 2 - 0.7V current mode differential output pairs (HCSL) Key Specifications Cycle-to-cycle jitter < 35ps Output-to-output skew < 25ps Functional Block Diagram CLKREQ0 CLKREQ1 PCIEX0 CLK INT SPREAD COMPATIBLE PLL PCIEX1 PLL BW CONTROL SMBDAT LOGIC SMBCLK IREF IDT Two Output Differential Buffer for PCIe Gen1 & Gen2 852 REV Q 08/27/13 1 CLK INCICS9DB102 Two Output Differential Buffer for PCIe Gen1 & Gen2 Pin Configuration Power Groups Pin Number PLL BW 1 20 VDDA Description VDD GND CLK INT 2 19 GNDA 5,9,12,16 6,15 PCI Express Outputs CLK INC 3 18 IREF SMBUS 96 vCLKREQ0 4 17 vCLKREQ1 20 19 IREF VDD 5 16 VDD 20 19 Analog VDD & GND for PLL core GND 6 15 GND PCIEXT0 7 14 PCIEXT1 PCIEXC0 8 13 PCIEXC1 VDD 9 12 VDD 10 11 SMBCLK SMBDAT Note: Pins preceeded by v have internal 120K ohm pull down resistors 20-pin SSOP & TSSOP Pin Description PIN PIN NAME PIN TYPE DESCRIPTION 3.3V input for selecting PLL Band Width 1PLL BW IN 0 = low, 1= high 2 CLK INT IN True Input for differential reference clock. 3 CLK INC IN Complementary Input for differential reference clock. Output enable for PCI Express output pair 0. 4 vCLKREQ0 IN 0 = enabled, 1 =disabled 5 VDD PWR Power supply, nominal 3.3V 6 GND PWR Ground pin. 7 PCIEXT0 OUT True clock of differential PCI Express pair. 8 PCIEXC0 OUT Complementary clock of differential PCI Express pair. 9 VDD PWR Power supply, nominal 3.3V 10 SMBDAT I/O Data pin of SMBUS circuitry, 5V tolerant 11 SMBCLK IN Clock pin of SMBUS circuitry, 5V tolerant 12 VDD PWR Power supply, nominal 3.3V 13 PCIEXC1 OUT Complementary clock of differential PCI Express pair. 14 PCIEXT1 OUT True clock of differential PCI Express pair. 15 GND PWR Ground pin. 16 VDD PWR Power supply, nominal 3.3V Output enable for PCI Express output pair 1. 17 vCLKREQ1 IN 0 = enabled, 1 =disabled This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is 18 IREF OUT the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet. 19 GNDA PWR Ground pin for the PLL core. 20 VDDA PWR 3.3V power for the PLL core. Note: Pins preceeded by v have internal 120K ohm pull down resistors IDT Two Output Differential Buffer for PCIe Gen1 & Gen2 852 REV Q 08/27/13 2 ICS9DB102

Tariff Desc

8542.39.23 No ..Linear/analogue and peripheral integrated circuits, timers, voltage regulators, A/D and D/A converters, telecommunication and modem integrated circuits, other than board level products Free

Electronic integrated circuits- Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
CEL (RENESAS)
ID4
IDT
IDT, Integrated Device Technology Inc
INTEGRATED DEVICE
INTEGRATED DEVICE TECHNOLOGY
INTEGRATED DEVICES TECH AID
Intersil
INTERSIL - FGC
Intersil(Renes as Electronics)
Intersil(Renesas Electronics)
ITS
REA
RENESAS
RENESAS (IDT)
RENESAS (INTERSIL)
Renesas / IDT
Renesas / Intersil
Renesas Electronics
Renesas Electronics America
RENESAS TECHNOLOGY