EMRA56 Series REGULATORY COMPLIANCE 2011/65 + 191 SVHC 2015/863 ITEM DESCRIPTION MEMS Clock Oscillators LVCMOS (CMOS) 2.25Vdc to 3.63Vdc 4 Pad 1.6mm x 2.0mm Plastic Surface Mount (SMD) ELECTRICAL SPECIFICATIONS Nominal Frequency 1MHz to 137MHz Frequency Tolerance/Stability Inclusive of all conditions: Calibration Tolerance at 25C, Frequency Stability over the Operating Temperature Range, Supply Voltage Change, Output Load Change, and First Year Aging at 25C 100ppm Maximum over 0C to +70C 50ppm Maximum over 0C to +70C 25ppm Maximum over 0C to +70C 20ppm Maximum over 0C to +70C 100ppm Maximum over -20C to +70C 50ppm Maximum over -20C to +70C 25ppm Maximum over -20C to +70C 20ppm Maximum over -20C to +70C 100ppm Maximum over -40C to +85C 50ppm Maximum over -40C to +85C 25ppm Maximum over -40C to +85C 20ppm Maximum over -40C to +85C 100ppm Maximum over -40C to +105C 50ppm Maximum over -40C to +105C 25ppm Maximum over -40C to +105C 20ppm Maximum over -40C to +105C 100ppm Maximum over -40C to +125C 50ppm Maximum over -40C to +125C 25ppm Maximum over -40C to +125C 20ppm Maximum over -40C to +125C 100ppm Maximum over -55C to +125C 50ppm Maximum over -55C to +125C 25ppm Maximum over -55C to +125C Aging at 25C 1.5ppm Maximum First Year Supply Voltage 2.25Vdc to 3.63Vdc Input Current No Load 5mA Maximum over Nominal Frequency of 1MHz to 20MHz 6mA Maximum over Nominal Frequency of 20.000001MHz to 50MHz 7mA Maximum over Nominal Frequency of 50.000001MHz to 80MHz 9mA Maximum over Nominal Frequency of 80.000001MHz to 137MHz Output Voltage Logic High (V ) IOH = -4mA OH 90% of Vdd Minimum Output Voltage Logic Low (V ) IOL = +4mA OL 10% of Vdd Maximum Rise/Fall Time Measured from 20% to 80% of waveform 1.2nSec Typical, 3nSec Maximum Duty Cycle Measured at 50% of waveform 50 10(%) 50 5(%) Load Drive Capability 15pF Maximum Output Logic Type CMOS Output Control Function Tri-State (Disabled Output: High Impedance) Power Down (Disabled Output: Logic Low) Output Control Input Voltage Logic 70% of Vdd Minimum or No Connect to Enable Output High (Vih) Revised A: 2/1/2017 Page 2 of 12 www.ecliptek.com NRNDEMRA56 Series Output Control Input Voltage Logic 30% of Vdd Maximum to Disable Output Low (Vil) Power Down Output Enable Time 5mSec Maximum (Disabled Output: Logic Low) Tri-State Output Enable Time 150nSec Maximum (Disabled Output: High Impedance) Power Down Output Disable Time 150nSec Maximum (Disabled Output: Logic Low) Tri-State Output Disable Time 150nSec Maximum (Disabled Output: High Impedance) Standby Current 5A Maximum (Disabled Output: Logic Low) Period Jitter (RMS) 2pSec Typical, 4pSec Maximum RMS Phase Jitter (Fj = 900kHz to 0.5pSec Typical, 1pSec Maximum 7.5MHz Random) RMS Phase Jitter (Fj = 12kHz to 1.5pSec Typical, 3pSec Maximum 20MHz Random) Start Up Time 5mSec Maximum Storage Temperature Range -65C to +150C PART NUMBERING GUIDE Revised A: 2/1/2017 Page 3 of 12 www.ecliptek.com NRND