Product Information

98ULPA877AKILF

98ULPA877AKILF electronic component of Renesas

Datasheet
Clock Drivers & Distribution Low Power 1.8V DDR-I I PLL Clock Driver

Manufacturer: Renesas
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)
N/A

Obsolete
Availability Price Quantity
0 - Global Stock

MOQ : 490
Multiples : 490
490 : USD 3.9917
N/A

Obsolete
0 - Global Stock

MOQ : 1
Multiples : 1
1 : USD 7.2096
10 : USD 6.0214
25 : USD 5.7548
100 : USD 4.8733
250 : USD 4.664
N/A

Obsolete
     
Manufacturer
Product Category
RoHS - XON
Icon ROHS
Multiply/Divide Factor
Output Type
Max Output Freq
Supply Voltage - Max
Supply Voltage - Min
Series
Package / Case
Packaging
Minimum Operating Temperature
Maximum Operating Temperature
Mounting Style
Input Type
Supply Current
Brand
Factory Pack Quantity :
Height
Length
Width
Cnhts
Hts Code
Mxhts
Operating Supply Current
Product Type
Subcategory
Taric
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
F2250EVBI electronic component of Renesas F2250EVBI

RF Development Tools F2250 Eval Board 1.4dB 2K MHz 33.6dB
Stock : 7

F2255EVBI electronic component of Renesas F2255EVBI

RF Development Tools F2255 Eval Board RF Attenuator 1.1dB
Stock : 2

F2933EVBI electronic component of Renesas F2933EVBI

RF Development Tools F2933 RF Switch
Stock : 1

F2976EVBI-50OHM electronic component of Renesas F2976EVBI-50OHM

RF Development Tools High Linearity Broadband SP2T 5MHz to 10GHz Eval Board 50 ohms
Stock : 2

F2480EVBI electronic component of Renesas F2480EVBI

RF Development Tools MATCHED BROADBAND RF VGA Evaluation Board
Stock : 1

F2910EVBI electronic component of Renesas F2910EVBI

RF Development Tools F2910 SPST RF Switch Eval board
Stock : 2

F2911EVBI electronic component of Renesas F2911EVBI

F2911 High Reliability SPST Absorptive RF Switch Evaluation Board Box
Stock : 1

F2970EVBI electronic component of Renesas F2970EVBI

RF Development Tools F2970, 75 ohm SPDTA RF Switch Eval board
Stock : 2

F1958EVB electronic component of Renesas F1958EVB

RF Development Tools F1958EVB EVAL BOARD
Stock : 5

YCONNECT-IT-I-RJ4501 electronic component of Renesas YCONNECT-IT-I-RJ4501

RF Development Tools Industrial Ethernet RJ45 Solution Kit
Stock : 5

Image Description
MC10H645FNG electronic component of ON Semiconductor MC10H645FNG

Clock Drivers & Distribution 1:9 TTL Clock Driver
Stock : 1

8523AGI-03LN electronic component of Renesas 8523AGI-03LN

IDT Clock Drivers & Distribution 4 HSTL OUT BUFFER
Stock : 0

SY89828LHY electronic component of Microchip SY89828LHY

Clock Synthesizer / Jitter Cleaner 3.3V Dual 1:10 LVDS Fanout/Translator (I Temp, Lead Free)
Stock : 328

MC100LVEP111FAG electronic component of ON Semiconductor MC100LVEP111FAG

Clock Drivers & Distribution 2.5V/3.3V 1:10 Diff ECL/PECL/HST Driver
Stock : 854

NB7L572MNG electronic component of ON Semiconductor NB7L572MNG

Clock Drivers & Distribution TSMC 4-1-2 MLL-PECL
Stock : 43

6ES7231-5PF32-0XB0 electronic component of Siemens 6ES7231-5PF32-0XB0

Module: expansion; 24VDC; Inputs:8; Series: S7-1200; 70x100x75mm
Stock : 1

6ES7231-4HF32-0XB0 electronic component of Siemens 6ES7231-4HF32-0XB0

Module: expansion; 24VDC; Inputs:8; Series: S7-1200; 45x100x75mm
Stock : 2

6ES7221-1BF32-0XB0 electronic component of Siemens 6ES7221-1BF32-0XB0

Module: expansion; 24VDC; Inputs:8; Series: S7-1200; 45x100x75mm
Stock : 3

74FCT3807ASOG electronic component of Renesas 74FCT3807ASOG

Clock Drivers & Distribution 3.3V 1:10 Clock Driver
Stock : 394

853S012AKILF electronic component of Renesas 853S012AKILF

Clock Drivers & Distribution 12:1 Differential 3V,2.5V LVPECL
Stock : 407

ICS98ULPA877A 1.8V Low-Power Wide-Range Frequency Clock Driver Pin Configuration Recommended Application: 12 345 6 DDR2 Memory Modules / Zero Delay Board Fan Out Provides complete DDR2 DIMM logic solution A B Product Description/Features: C Low skew, low jitter PLL clock driver D 1 to 10 differential clock distribution (SSTL 18) E Feedback pins for input to output synchronization F Spread Spectrum tolerant inputs G Auto PD when input signal is at a certain logic state H J Switching Characteristics: K Period jitter: 40ps (DDR2-400/533) 30ps (DDR2-667/800) 52-Ball BGA Half-period jitter: 60ps (DDR2-400/533) Top View 50ps (DDR2-667/800) 12 34 5 6 OUTPUT - OUTPUT skew: 40ps (DDR2-400/533) A CLKT1 CLKT0 CLKC0 CLKC5 CLKT5 CLKT6 30ps (DDR2-667/800) B CLKC1 GND GND GND GND CLKC6 C CLKC2 GND NB NB GND CLKC7 CYCLE - CYCLE jitter 40ps D CLKT2 VDDQ VDDQ VDDQ OS CLKT7 E CLK INT VDDQ NB NB VDDQ FB INT F CLK INC VDDQ NB NB OE FB INC G AGND VDDQ VDDQ VDDQ VDDQ FB OUTC H AVDD GND NB NB GND FB OUTT J CLKT3 GND GND GND GND CLKT8 K CLKC3 CLKC4 CLKT4 CLKT9 CLKC9 CLKC8 Block Diagram (1) LD or OE POWER OE DOWN AND LD, OS, or OE CLKT0 OS TEST MODE CLKC0 AVDD PLL BYPASS LOGIC CLKT1 LD CLKC7 CLKC1 VDDQ 1 30 CLKT2 CLKT7 CLKC2 2 29 CLKC2 VDDQ CLKT2 3 28 CLKT3 CLK INT 4 27 FB INT CLKC3 26 FB INC CLKT4 CLK INC 5 25 CLKC4 FBOUTC VDDQ 6 CLKT5 CLK INT 24 FBOUTT AGND 7 CLK INC CLKC5 AVDD 8 23 VDDQ CLKT6 10K - 100K PLL 22 VDDQ 9 OE CLKC6 FBIN INT 21 CLKT7 GND 10 OS FBIN INC CLKC7 CLKT8 CLKC8 CLKT9 CLKC9 NOTE: 1. The Logic Detect (LD) powers down the device 40-Pin MLF FBOUTT when a logic LOW is applied to both CLK INT and CLK INC. FBOUTC 1177F12/10/09 11 CLKC1 CLKT3 40 12 39 CLKT1 CLKC3 13 CLKT0 CLKC4 38 14 CLKC0 CLKT4 37 15 36 VDDQ VDDQ 16 35 CLKT9 CLKC5 17 34 CLKT5 CLKC9 18 CLKT6 CLKC8 33 CLKT8 19 32 CLKC6 VDDQ 20 31 VDDQICS98ULPA877A Pin Descriptions Terminal Electrical Description Name Characteristics AdGND Analog Groun Ground AV Analog power 1.8 V nominal DD CrLK INT Clock input with a (10K-100K Ohm) pulldown resisto Differential input CLK INC Complentary clock input with a (10K-100K Ohm) pulldown resistor Differential input FtB INT Feedback clock inpu Differential input FtB INC Complementary feedback clock inpu Differential input FtB OUTT Feedback clock outpu Differential output FtB OUTC Complementary feedback clock outpu Differential output O)E Output Enable (Asynchronous LVCMOS input OVS Output Select (tied to GND or)tLVCMOS inpu DDQ GdND Groun Ground V Logic and output power 1.8V nominal DDQ CsLKT 0:9 Clock output Differential outputs CsLKC 0:9 Complementary clock output Differential outputs NlB No bal The PLL clock buffer, ICS98ULPA877A, is designed for a V of 1.8 V, a AV of 1.8 V and differential data input and DDQ DD output levels. Package options include a plastic 52-ball VFBGA and a 40-pin MLF. ICS98ULPA877A is a zero delay buffer that distributes a differential clock input pair (CLK INT, CLK INC) to ten differential pair of clock outputs (CLKT 0:9 , CLKC 0:9 ) and one differential pair feedback clock outputs (FB OUTT, FBOUTC). The clock outputs are controlled by the input clocks (CLK INT, CLK INC), the feedback clocks (FB INT, FB INC), the LVCMOS program pins (OE, OS) and the Analog Power input (AVDD). When OE is low, the outputs (except FB OUTT/FB OUTC) are disabled while the internal PLL continues to maintain its locked-in frequency. OS (Output Select) is a program pin that must be tied to GND or V . When OS is high, OE will function as described above. When DDQ OS is low, OE has no effect on CLKT7/CLKC7 (they are free running in addition to FB OUTT/FB OUTC). When AV DD is grounded, the PLL is turned off and bypassed for test purposes. When both clock signals (CLK INT, CLK INC) are logic low, the device will enter a low power mode. An input logic detection circuit on the differential inputs, independent from the input buffers, will detect the logic low level and perform a low power state where all outputs, the feedback and the PLL are OFF. When the inputs transition from both being logic low to being differential signals, the PLL will be turned back on, the inputs and outputs will be enabled and the PLL will obtain phase lock between the feedback clock pair (FB INT, FB INC) and the input clock pair (CLK INT, CLK INC) within the specified stabilization time t . STAB The PLL in ICS98ULPA877A clock driver uses the input clocks (CLK INT, CLK INC) and the feedback clocks (FB INT, FB INC) to provide high-performance, low-skew, low-jitter output differential clocks (CLKT 0:9 , CLKC 0:9 ). ICS98ULPA877A is also able to track Spread Spectrum Clocking (SSC) for reduced EMI. 1177F12/10/09 2

Tariff Desc

8542.39.23 No ..Linear/analogue and peripheral integrated circuits, timers, voltage regulators, A/D and D/A converters, telecommunication and modem integrated circuits, other than board level products Free

Electronic integrated circuits- Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
CEL (RENESAS)
ID4
IDT
IDT, Integrated Device Technology Inc
INTEGRATED DEVICE
INTEGRATED DEVICE TECHNOLOGY
INTEGRATED DEVICES TECH AID
Intersil
INTERSIL - FGC
Intersil(Renes as Electronics)
Intersil(Renesas Electronics)
ITS
REA
RENESAS
RENESAS (IDT)
RENESAS (INTERSIL)
Renesas / IDT
Renesas / Intersil
Renesas Electronics
Renesas Electronics America
RENESAS TECHNOLOGY

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted