Product Information

AD9554BCPZ-REEL7

AD9554BCPZ-REEL7 electronic component of Analog Devices

Datasheet
Clock Generators & Support Products Quad PLL Channel OTN & Multiservice line

Manufacturer: Analog Devices
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

400: USD 34.6382 ea
Line Total: USD 13855.28

0 - Global Stock
MOQ: 400  Multiples: 400
Pack Size: 400
Availability Price Quantity
0 - WHS 1


Ships to you between Thu. 30 May to Mon. 03 Jun

MOQ : 400
Multiples : 400

Stock Image

AD9554BCPZ-REEL7
Analog Devices

400 : USD 51.45

     
Manufacturer
Product Category
RoHS - XON
Icon ROHS
Series
Packaging
Brand
Factory Pack Quantity :
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
102781-HMC272AMS8 electronic component of Analog Devices 102781-HMC272AMS8

- HMC272AMS8E Mixer 1.7GHz ~ 3GHz Evaluation Board
Stock : 0

104991-HMC327MS8G electronic component of Analog Devices 104991-HMC327MS8G

Analog Devices Hittite RF Development Tools Eval PCB
Stock : 0

105706-HMC384LP4 electronic component of Analog Devices 105706-HMC384LP4

Analog Devices Hittite Clock & Timer Development Tools Eval PCB
Stock : 0

105706-HMC391LP4 electronic component of Analog Devices 105706-HMC391LP4

- HMC391LP4 Voltage Controlled Oscillator (VCO) 3.9GHz ~ 4.45GHz Evaluation Board
Stock : 0

105706-HMC506LP4 electronic component of Analog Devices 105706-HMC506LP4

Analog Devices Hittite Clock & Timer Development Tools Eval PCB
Stock : 0

107384-HMC493LP3 electronic component of Analog Devices 107384-HMC493LP3

RF Development Tools HMC493LP3 Evaluation PCB
Stock : 0

107755-HMC454ST89 electronic component of Analog Devices 107755-HMC454ST89

Sub-GHz Development Tools HMC454ST89 Evaluation PCB, 900 MHz
Stock : 0

108190-HMC591LP5 electronic component of Analog Devices 108190-HMC591LP5

RF Development Tools HMC591LP5 Evaluation PCB
Stock : 0

106137-HMC370LP4 electronic component of Analog Devices 106137-HMC370LP4

Analog Devices Hittite RF Development Tools Eval PCB
Stock : 0

106137-HMC443LP4 electronic component of Analog Devices 106137-HMC443LP4

RF Development Tools HMC443LP4 Evaluation PCB
Stock : 0

Image Description
9250CF-10LF electronic component of Renesas 9250CF-10LF

Clock Generators & Support Products PC MAIN CLOCK
Stock : 0

AD9571ACPZLVD electronic component of Analog Devices AD9571ACPZLVD

Clock Generators & Support Products Dual PLL Clock Generator for Fibre Chann
Stock : 0

NBC12430AMNG electronic component of ON Semiconductor NBC12430AMNG

Clock Generators & Support Products BBG ECL 50 TO 800MHZ CLOCK
Stock : 2

Si52112-A1-GM2 electronic component of Silicon Labs Si52112-A1-GM2

Clock Generators & Support Products Tiny Clock PCIe 25MHz crystal
Stock : 0

601G-01ILF electronic component of Renesas 601G-01ILF

Clock Generators & Support Products LOW PHASE NOISE CLOCK MULTIPLIER
Stock : 2

MC100EP139DWG electronic component of ON Semiconductor MC100EP139DWG

Clock Generators & Support Products 3.3V/5V ECL Clock Generator
Stock : 28

2308-2DCG electronic component of Renesas 2308-2DCG

Clock Generators & Support Products 3.3V PLL ZERO DELAY CLOCK MULTIPLIER
Stock : 0

DSC557-0344FL1 electronic component of Microchip DSC557-0344FL1

Clock Generators & Support Products MEMS PCIe Clock Generator, -40C-105C, 50ppm
Stock : 0

PI6C557-03BLEX electronic component of Diodes Incorporated PI6C557-03BLEX

Clock Generators & Support Products PCI express Gen 2 2 ouput clock gen
Stock : 44313

090-02984-003 electronic component of Microchip 090-02984-003

Clock Generators & Support Products SA.45s CSAC 16.384 MHz
Stock : 0

Quad PLL, Quad Input, Multiservice Line Card Adaptive Clock Translator Data Sheet AD9554 FEATURES APPLICATIONS Supports GR-1244 Stratum 3 stability in holdover mode Network synchronization, including synchronous Ethernet Supports smooth reference switchover with virtually no and synchronous digital hierarchy (SDH) to optical disturbance on output phase transport network (OTN) mapping/demapping Supports Telcordia GR-253 jitter generation, transfer, and Cleanup of reference clock jitter tolerance for SONET/SDH up to OC-192 systems SONET/SDH clocks up to OC-192, including FEC Supports ITU-T G.8262 synchronous Ethernet slave clocks Stratum 3 holdover, jitter cleanup, and phase transient Supports ITU-T G.823, ITU-T G.824, ITU-T G.825, and control ITU-T G.8261 Cable infrastructure Auto/manual holdover and reference switchover Data communications Adaptive clocking allows dynamic adjustment of feedback Professional video dividers for use in OTN mapping/demapping applications GENERAL DESCRIPTION Quad digital phase-locked loop (DPLL) architecture with four The AD9554 is a low loop bandwidth clock translator that reference inputs (single-ended or differential) provides jitter cleanup and synchronization for many systems, 4 4 crosspoint allows any reference input to drive any PLL including synchronous optical networks (SONET/SDH). The Input reference frequencies from 2 kHz to 1000 MHz AD9554 generates an output clock synchronized to up to four Reference validation and frequency monitoring: 2 ppm external input references. The digital PLL (DPLL) allows for Programmable input reference switchover priority reduction of input time jitter or phase noise associated with the 20-bit programmable input reference divider external references. The digitally controlled loop and holdover 8 differential clock outputs with each differential pair circuitry of the AD9554 continuously generates a low jitter configurable as HCSL, LVDS-compatible, or LVPECL- output clock even when all reference inputs have failed. compatible Output frequency range: 430 kHz to 941 MHz The AD9554 operates over an industrial temperature range of Programmable 18-bit integer and 24-bit fractional feedback 40C to +85C. If a smaller device is needed, the AD9554-1 is divider in digital PLL a version of this device with one output per PLL. If a single or Programmable loop bandwidths from 0.1 Hz to 4 kHz dual DPLL version of this device is needed, refer to the AD9557 Optional off-chip EEPROM to store power-up profile or AD9559, respectively. 72-lead (10 mm 10 mm) LFCSP package FUNCTIONAL BLOCK DIAGRAM EXTERNAL Q0 A DIVIDER SERIAL INTERFACE STATUS AND EEPROM 2 (SPI OR I C) CONTROL PINS (OPTIONAL) P0 DIVIDER Q0 B DIVIDER DIGITAL ANALOG Q1 A DIVIDER PLL 0 PLL 0 P1 DIVIDER Q1 B DIVIDER DIGITAL ANALOG REFERENCE PLL 1 PLL 1 INPUT MONITOR Q2 A DIVIDER AND MUX DIGITAL ANALOG P2 DIVIDER PLL 2 PLL 2 Q2 B DIVIDER DIGITAL ANALOG PLL 3 PLL 3 P3 DIVIDER Q3 A DIVIDER STABLE CLOCK Q3 B DIVIDER SOURCE MULTIPLIER AD9554 Figure 1. Rev. D Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. rights of third parties that may result from its use. Specifications subject to change without notice. No Tel: 781.329.4700 20142017 Analog Devices, Inc. All rights reserved. license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Technical Support www.analog.com Trademarks and registered trademarks are the property of their respective owners. 12132-001AD9554 Data Sheet TABLE OF CONTENTS Features .............................................................................................. 1 Digital PLL (DPLL) Core .......................................................... 35 Applications ....................................................................................... 1 Loop Control State Machine ..................................................... 38 General Description ......................................................................... 1 System Clock (SYSCLK) ................................................................ 39 Functional Block Diagram .............................................................. 1 SYSCLK Inputs ........................................................................... 39 Revision History ............................................................................... 4 SYSCLK Multiplier ..................................................................... 39 Specif icat ions ..................................................................................... 5 Output Analog PLL (APLL) .......................................................... 41 Supply Voltage ............................................................................... 5 APLL Configuration .................................................................. 41 Supply Current .............................................................................. 5 APLL Calibration ....................................................................... 41 Power Dissipation ......................................................................... 6 Clock Distribution .......................................................................... 42 System Clock Inputs (XOA, XOB) ............................................. 6 Clock Dividers ............................................................................ 42 Reference Inputs ........................................................................... 7 Output Amplitude and Power-Down ...................................... 42 Reference Monitors ...................................................................... 8 Clock Distribution Synchronization ........................................ 43 Reference Switchover Specifications .......................................... 8 Status and Control .......................................................................... 44 Distribution Clock Outputs ........................................................ 9 Multifunction Pins (M0 to M9) ............................................... 44 Time Duration of Digital Functions ........................................ 11 IRQ Function .............................................................................. 44 Digital PLL (DPLL 0, DPLL 1, DPLL 2, and DPLL 3) ...... 11 Watchdog Timer ......................................................................... 45 Analog PLL (APLL 0, APLL 1, APLL 2, and APLL 3) ...... 11 EEPROM ..................................................................................... 45 Digital PLL Lock Detection ...................................................... 12 Serial Control Port ......................................................................... 49 Holdover Specifications ............................................................. 12 SPI/I2C Port Selection ................................................................ 49 Serial Port SpecificationsSerial Port Interface (SPI) Mode12 SPI Serial Port Operation .......................................................... 49 2 Serial Port SpecificationsI C Mode ...................................... 13 I2C Serial Port Operation .......................................................... 52 RESET Programming the Input/Output Registers .................................. 55 Logic Inputs ( , M9 to M0) ............................................. 14 Buffered/Active Registers .......................................................... 55 Logic Outputs (M9 to M0) ........................................................ 14 Write Detect Registers ............................................................... 55 Jitter Generation ......................................................................... 15 Autoclear Registers ..................................................................... 55 Absolute Maximum Ratings .......................................................... 16 Register Access Restrictions ...................................................... 55 ESD Caution ................................................................................ 16 Thermal Performance .................................................................... 56 Pin Configuration and Function Descriptions ........................... 17 Power Supply Partitions ................................................................. 57 Typical Performance Characteristics ........................................... 21 VDD Supplies ............................................................................. 57 Input/Output Termination Recommendations .......................... 24 VDD SP Supply ......................................................................... 57 Getting Started ................................................................................ 25 Register Map ................................................................................... 58 Chip Power Monitor and Startup ............................................. 25 Register Map Bit Descriptions ...................................................... 70 Multifunction Pins at Reset/Power-Up ................................... 25 Serial Control Port Configuration (Register 0x0000 to Device Register Programming Using a Register Setup File .. 25 Register 0x0001) ......................................................................... 70 Register Programming Overview ............................................. 30 Clock Part Family ID (Register 0x0003 to Register 0x0006) 71 Theory of Operation ...................................................................... 33 SPI Version (Register 0x000B) .................................................. 71 O ver vie w ...................................................................................... 33 Vendor ID (Register 0x000C to Register 0x000D) ................ 71 Reference Input Physical Connections .................................... 34 IO Update (Register 0x000F) ................................................... 71 Reference Monitors .................................................................... 34 User Scratchpad (Register 0x00FE to Register 0x00FF) ....... 71 Reference Input Block ................................................................ 34 Reference Switchover ................................................................. 35 Rev. D Page 2 of 116

Tariff Desc

8542.39.23 No ..Linear/analogue and peripheral integrated circuits, timers, voltage regulators, A/D and D/A converters, telecommunication and modem integrated circuits, other than board level products Free

Electronic integrated circuits- Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
AD4
ANALOG DEVICES
Analog Devices Hittite
ANALOG DEVICES (LINEAR TECHNOLOGY)
ANALOG DEVICES (MAXIM INTEGRATED)
ANALOG DEVICES (TRINAMIC)
Analog Devices / Hittite
Analog Devices / Linear Technology
Analog Devices Inc
Analog Devices Inc.
Analog Devices, Inc.
DA4
Dallas
DALLAS / MAXIM
Dallas Semiconductor (VA)
LINEAR
LINEAR TECH
Linear Technology
Linear Technology (part of ADI)
LT
LT4
MAXIM
Maxim Integrated
MAXIM INTEGRATED / ANALOG DEVICES
Maxim Integrated Products
MAXIM-DALLAS
MX4
Technology
Trinamic
TRINAMIC / ANALOG DEVICES
Trinamic Motion Control
Trinamic Motion Control GmbH

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted