Product Information

W94AD6KBHX5I

W94AD6KBHX5I electronic component of Winbond

Datasheet
DRAM Chip Mobile LPDDR SDRAM 1Gbit 64Mx16 1.8V 60-Pin VFBGA

Manufacturer: Winbond
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

1: USD 5.1494 ea
Line Total: USD 5.15

743 - Global Stock
Ships to you between
Fri. 31 May to Tue. 04 Jun
MOQ: 1  Multiples: 1
Pack Size: 1
Availability Price Quantity
1209 - WHS 1


Ships to you between Fri. 31 May to Tue. 04 Jun

MOQ : 1
Multiples : 1

Stock Image

W94AD6KBHX5I
Winbond

1 : USD 5.1494
10 : USD 4.1884
250 : USD 4.1765
500 : USD 4.046
936 : USD 3.9155
2808 : USD 3.868
5304 : USD 3.7612
10296 : USD 3.7375

     
Manufacturer
Product Category
Type
Mounting Style
Package / Case
Data Bus Width
Organisation
Memory Size
Maximum Clock Frequency
Access Time
Supply Voltage - Max
Supply Voltage - Min
Supply Current - Max
Minimum Operating Temperature
Maximum Operating Temperature
Series
Hts Code
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
W9712G6KB25I electronic component of Winbond W9712G6KB25I

DRAM Chip DDR2 SDRAM 128Mbit 8Mx16 1.8V 84-Pin TFBGA
Stock : 255

W971GG6KB25I electronic component of Winbond W971GG6KB25I

DRAM Chip DDR2 SDRAM 1Gbit 64Mx16 1.8V 84-Pin WBGA
Stock : 0

W971GG6KB-25 electronic component of Winbond W971GG6KB-25

DRAM Chip DDR2 SDRAM 1Gbit 64Mx16 1.8V 84-Pin WBGA
Stock : 0

W9712G6KB-25 electronic component of Winbond W9712G6KB-25

DRAM Chip DDR2 SDRAM 128Mbit 8Mx16 1.8V 84-Pin TFBGA
Stock : 0

W968D6DAGX7I electronic component of Winbond W968D6DAGX7I

DRAM 256Mb pSRAM x16, ADP, 133MHz, Ind temp
Stock : 0

W94AD6KBHX5I TR electronic component of Winbond W94AD6KBHX5I TR

DRAM 1Gb LPDDR, x16, 200MHz, Ind temp T&R
Stock : 0

W956D6HBCX7I electronic component of Winbond W956D6HBCX7I

DRAM 64M pSRAM x16, ADM, 133MHz, Ind temp
Stock : 0

W967D6HBGX7I electronic component of Winbond W967D6HBGX7I

DRAM 128Mb pSRAM x16, ADP, 133MHz, Ind temp
Stock : 0

W9712G6KB25I TR electronic component of Winbond W9712G6KB25I TR

DRAM 128Mb DDR2-800, x16 T&R
Stock : 2475

W956D6KBKX7I electronic component of Winbond W956D6KBKX7I

DRAM 64M pSRAM x16 ADM 133MHz Ind temp
Stock : 0

Image Description
W971GG6SB-25 electronic component of Winbond W971GG6SB-25

8M X 8 Banks X 16 BIT DDR2 SDRAM
Stock : 0

W971GG6SB25I electronic component of Winbond W971GG6SB25I

DRAM 1Gb, DDR2-800, x16, Ind temp
Stock : 390

W9751G6KB25I electronic component of Winbond W9751G6KB25I

DRAM Chip DDR2 SDRAM 512Mbit 32Mx16 1.8V 84-Pin WBGA
Stock : 0

W9751G8KB25TR electronic component of Winbond W9751G8KB25TR

DRAM 512M DDR2-800, x8 T&R
Stock : 0

W979H6KBVX2I electronic component of Winbond W979H6KBVX2I

LPDDR2 IS AHIGH-SPEED SDRAM DEVICE
Stock : 0

W9864G6KH-6 electronic component of Winbond W9864G6KH-6

DRAM Chip SDRAM 64Mbit 4Mx16 3.3V 54-Pin TSOP-II
Stock : 2705

W9864G6KH-6I TR electronic component of Winbond W9864G6KH-6I TR

DRAM 64Mb, SDR SDRAM, x16, 166MHz, 46nm I-temp T&R
Stock : 162

S27KS0641DPBHA020 electronic component of Infineon S27KS0641DPBHA020

DRAM Nor
Stock : 9

S27KL0641DABHB020 electronic component of Infineon S27KL0641DABHB020

DRAM Nor
Stock : 1039

IS42S16100H-7BLI-TR electronic component of ISSI IS42S16100H-7BLI-TR

DRAM 16M, 3.3V, SDRAM 1Mx16, 143Mhz,RoHS
Stock : 6312

W94AD6KB / W94AD2KB 1Gb Mobile LPDDR Table of Contents- 1. GENERAL DESCRIPTION ................................................................................................................................. 4 2. FEATURES ........................................................................................................................................................ 4 3. ORDER INFORMATION .................................................................................................................................... 4 4. BALL ASSIGNMENT .......................................................................................................................................... 5 4.1 60VFBGA Ball Assignment: LPDDR x16 .............................................................................................. 5 4.2 90VFBGA Ball Assignment: LPDDR x32 .............................................................................................. 5 5. BALL CONFIGURATION .................................................................................................................................... 6 5.1 Ball Descriptions ................................................................................................................................... 6 5.2 Addressing Table ................................................................................................................................. 7 6. BLOCK DIAGRAM .............................................................................................................................................. 8 6.1 Block Diagram ...................................................................................................................................... 8 6.2 Simplified State Diagram ...................................................................................................................... 9 7. FUNCTIONAL DESCRIPTION ......................................................................................................................... 10 7.1 Initialization ......................................................................................................................................... 10 7.1.1 Initialization Flow Diagram .................................................................................................... 11 7.1.2 Initialization Waveform Sequence ........................................................................................ 12 7.2 Mode Register Set Operation ............................................................................................................. 12 7.3 Mode Register Definition .................................................................................................................... 13 7.3.1 Burst Length ......................................................................................................................... 13 7.3.2 Burst Definition ..................................................................................................................... 14 7.3.3 Burst Type ............................................................................................................................ 15 7.3.4 Read Latency ....................................................................................................................... 15 7.4 Extended Mode Register Description ................................................................................................. 15 7.4.1 Extended Mode Register Definition ...................................................................................... 16 7.4.2 Partial Array Self Refresh ..................................................................................................... 16 7.4.3 Automatic Temperature Compensated Self Refresh ............................................................ 16 7.4.4 Output Drive Strength ........................................................................................................... 16 7.5 Status Register Read ......................................................................................................................... 17 7.5.1 SRR Register Definition........................................................................................................ 17 7.5.2 Status Register Read Timing Diagram ................................................................................. 18 7.6 Commands ......................................................................................................................................... 19 7.6.1 Basic Timing Parameters for Commands ............................................................................. 19 7.6.2 Truth Table Commands ..................................................................................................... 19 7.6.3 Truth Table - DM Operations ................................................................................................ 20 7.6.4 Truth Table CKE ................................................................................................................ 20 7.6.5 Truth Table - Current State Bank n - Command to Bank n ................................................... 21 7.6.6 Truth Table - Current State Bank n, Command to Bank m ................................................... 22 8. OPERATION .................................................................................................................................................... 24 8.1 Deselect ............................................................................................................................................. 24 8.2 No Operation ...................................................................................................................................... 24 8.2.1 NOP Command .................................................................................................................... 24 8.3 Mode Register Set .............................................................................................................................. 25 8.3.1 Mode Register Set Command .............................................................................................. 25 8.3.2 Mode Register Set Command Timing .................................................................................. 25 8.4 Active .................................................................................................................................................. 26 Publication Release Date: Jun. 04, 2018 Revision: A01-006 - 1 - W94AD6KB / W94AD2KB 8.4.1 Active Command .................................................................................................................. 26 8.4.2 Bank Activation Command Cycle ......................................................................................... 27 8.5 Read ................................................................................................................................................... 27 8.5.1 Read Command ................................................................................................................... 27 8.5.2 Basic Read Timing Parameters ............................................................................................ 28 8.5.3 Read Burst Showing CAS Latency ....................................................................................... 29 8.5.4 Read to Read ....................................................................................................................... 29 8.5.5 Consecutive Read Bursts ..................................................................................................... 29 8.5.6 Non-Consecutive Read Bursts ............................................................................................. 30 8.5.7 Random Read Bursts ........................................................................................................... 31 8.5.8 Read Burst Terminate .......................................................................................................... 31 8.5.9 Read to Write ....................................................................................................................... 32 8.5.10 Read to Precharge ............................................................................................................... 33 8.5.11 Burst Terminate of Read ...................................................................................................... 34 8.6 Write ................................................................................................................................................... 34 8.6.1 Write Command ................................................................................................................... 34 8.6.2 Basic Write Timing Parameters ............................................................................................ 35 8.6.3 Write Burst (min. and max. tDQSS) ...................................................................................... 36 8.6.4 Write to Write ........................................................................................................................ 36 8.6.5 Concatenated Write Bursts ................................................................................................... 37 8.6.6 Non-Concatenated Write Bursts ........................................................................................... 37 8.6.7 Random Write Cycles ........................................................................................................... 38 8.6.8 Write to Read ....................................................................................................................... 38 8.6.9 Non-Interrupting Write to Read ............................................................................................. 38 8.6.10 Interrupting Write to Read .................................................................................................... 39 8.6.11 Write to Precharge ............................................................................................................... 39 8.6.12 Non-Interrupting Write to Precharge ..................................................................................... 39 8.6.13 Interrupting Write to Precharge ............................................................................................ 40 8.7 Precharge ........................................................................................................................................... 40 8.7.1 Precharge Command ........................................................................................................... 41 8.8 Auto Precharge .................................................................................................................................. 41 8.9 Refresh Requirements ........................................................................................................................ 41 8.10 Auto Refresh ...................................................................................................................................... 42 8.10.1 Auto Refresh Command ....................................................................................................... 42 8.10.2 Auto Refresh Cycles Back-to-Back ...................................................................................... 42 8.11 Self Refresh ........................................................................................................................................ 43 8.11.1 Self Refresh Command ........................................................................................................ 43 8.11.2 Self Refresh Entry and Exit .................................................................................................. 44 8.12 Power Down ....................................................................................................................................... 45 8.12.1 Power-Down Entry and Exit .................................................................................................. 45 8.13 Deep Power Down.............................................................................................................................. 46 8.13.1 Deep Power-Down Entry and Exit ........................................................................................ 46 8.14 Clock Stop .......................................................................................................................................... 47 8.14.1 Clock Stop Mode Entry and Exit ........................................................................................... 47 9. ELECTRICAL CHARACTERISTICS ................................................................................................................. 48 9.1 Absolute Maximum Ratings ................................................................................................................ 48 9.2 Input / Output Capacitance ................................................................................................................. 48 Publication Release Date: Jun. 04, 2018 Revision: A01-006 - 2 -

Tariff Desc

8542.32.00 -- Memories
               Monolithic integrated circuits:
Winbond Elec
WINBOND ELECTRONICS
WINBOND ELECTRONICS CORP AMERICA

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted